# 3.3V Differential 1:21 Fanout Clock and Data Driver with HCSL Outputs

#### Description

The NB3N121K is a differential 1:21 Clock and Data fanout buffer with High-speed Current Steering Logic (HCSL) outputs optimized for ultra low propagation delay variation. The NB3N121K is designed with HCSL PCI Express clock distribution and FBDIMM applications in mind.

Inputs can directly accept differential LVPECL, HCSL, and LVDS signals per Figures 7, 8, and 9. Single ended LVPECL, HCSL, LVCMOS, or LVTTL levels are accepted with a proper external  $V_{th}$  reference supply per Figures 4 and 10. Input pins incorporate separate internal 50  $\Omega$  termination resistors allowing additional single ended system interconnect flexibility.

Output drive current is set by connecting a 475  $\Omega$  resistor from IREF (Pin 1) to GND per Figure 6. Outputs can also interface to LVDS receivers when terminated per Figure 11.

The NB3N121K specifically guarantees low output-to-output skew. Optimal design, layout, and processing minimize skew within a device and from device to device. System designers can take advantage of the NB3N121K's performance to distribute low skew clocks across the backplane or the motherboard.

#### **Features**

- Typical Input Clock Frequency 100, 133, 166, 200, 266, 333 and 400 MHz
- 340 ps Typical Rise and Fall Times
- 800 ps Typical Propagation Delay
- 100 ps Max Within Device Skew
- 150 ps Max Device-to-Device Skew
- Δtpd 100 ps Maximum Propagation Delay Variation Per Each Differential Pair
- 0.1 ps Typical RMS Additive Phase Jitter
- LVDS Output Levels Optional with Interface Termination
- Operating Range:  $V_{CC} = 3.0 \text{ V}$  to 3.6 V with GND = 0 V
- Typical HCSL Output Level (700 mV Peak-to-Peak)
- These are Pb-Free Devices

#### **Applications**

- Clock Distribution
- PCIe I, II, III
- Networking
- High End Computing
- Routers

#### **End Products**

- Servers
- FBDIMM Memory Card



#### ON Semiconductor®

http://onsemi.com



QFN-52 MN SUFFIX CASE 485M

#### **MARKING DIAGRAM\***



A = Assembly Site

WL = Wafer Lot

YY = Year

WW = Work Week

G = Pb-Free Package

\*For additional marking information, refer to Application Note AND8002/D.



Figure 1. Simplified Logic Diagram

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet.



**Table 1. PIN DESCRIPTION** 

| Pin                                                                               | Name            | I/O                                          | Description                                                                                                                                                                                                                                                                                     |  |
|-----------------------------------------------------------------------------------|-----------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1                                                                                 | IREF            | Output                                       | Use the IREF pin to set the output drive. Connect a 475 $\Omega$ RREF resistor from the IREF pin to GND to produce 2.63 mA of IREF current. A current mirror multiplies IREF by a factor of 5.4 to force 14.2 mA through a 50 $\Omega$ output load. See Figures 6 and 12. Minimize capacitance. |  |
| 2                                                                                 | GND             | -                                            | Supply Ground. GND pin must be externally connected to power supply to guarantee proper operation.                                                                                                                                                                                              |  |
| 3, 6                                                                              | VTCLK,<br>VTCLK | -                                            | Internal 50 $\Omega$ Termination Resistor connection Pins. In the differential configuration when the input termination pins are connected to the common termination voltage, and if no signal is applied then the device may be susceptible to self–oscillation.                               |  |
| 4                                                                                 | CLK             | LVPECL,<br>HCSL,<br>LVCMOS or<br>LVTTL Input | Clock (TRUE) Input                                                                                                                                                                                                                                                                              |  |
| 5                                                                                 | CLK             | LVPECL,<br>HCSL,<br>LVCMOS or<br>LVTTL Input | Clock (INVERT) Input                                                                                                                                                                                                                                                                            |  |
| 7, 26, 39, 52                                                                     | VCC             | -                                            | Positive Supply pins. VCC pins must be externally connected to a power supply to guarantee proper operation.                                                                                                                                                                                    |  |
| 8, 10, 12, 14, 16, 18, 20, 22, 24, 27, 29, 31, 33, 35, 37, 40,42, 44, 46, 48, 50  | Q[20-0]         | HCSL or LVDS<br>(Note 1) Output              | Output (INVERT) (Note 1)                                                                                                                                                                                                                                                                        |  |
| 9, 11, 13, 15, 17, 19, 21, 23, 25, 28, 30, 32, 34, 36, 38, 41, 43, 45, 47, 49, 51 | Q[20-0]         | HCSL or LVDS<br>(Note 1) Output              | Output (TRUE) (Note 1)                                                                                                                                                                                                                                                                          |  |
| Exposed Pad                                                                       | EP              | GND                                          | Exposed Pad. The thermally exposed pad (EP) on package bottom (so case drawing) must be attached to a sufficient heat–sinking conduit fo proper thermal operation. The pad is electrically connected of GND are must be connected to GND on the PC board.                                       |  |

<sup>1.</sup> Outputs can also interface to LVDS receiver when terminated per Figure 11.

**Table 2. ATTRIBUTES** 

| Characterist                                           | Value                             |                      |  |  |
|--------------------------------------------------------|-----------------------------------|----------------------|--|--|
| ESD Protection                                         | Human Body Model<br>Machine Model | >2 kV<br>200 V       |  |  |
| Moisture Sensitivity (Note 2)                          | QFN-52                            | Level 1              |  |  |
| Flammability Rating                                    | Oxygen Index: 28 to 34            | UL 94 V-0 @ 0.125 in |  |  |
| Transistor Count                                       |                                   | 409                  |  |  |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test |                                   |                      |  |  |

<sup>2.</sup> For additional information, see Application Note AND8003/D.

Table 3. MAXIMUM RATINGS (Note 3)

| Symbol           | Parameter                                         | Condition 1         | Condition 2      | Rating                         | Unit         |
|------------------|---------------------------------------------------|---------------------|------------------|--------------------------------|--------------|
| V <sub>CC</sub>  | Positive Power Supply                             | GND = 0 V           |                  | 4.6                            | V            |
| VI               | Positive Input                                    | GND = 0 V           |                  | $GND - 0.3 \le V_I \le V_{CC}$ | V            |
| l <sub>OUT</sub> | Output Current                                    | Continuous<br>Surge |                  | 50<br>100                      | mA<br>mA     |
| T <sub>A</sub>   | Operating Temperature Range                       | QFN-52              |                  | -40 to +85                     | °C           |
| T <sub>stg</sub> | Storage Temperature Range                         |                     |                  | -65 to +150                    | °C           |
| $\theta_{JA}$    | Thermal Resistance (Junction-to-Ambient) (Note 3) | 0 lfpm<br>500 lfpm  | QFN-52<br>QFN-52 | 25<br>19.6                     | °C/W<br>°C/W |
| θ <sub>JC</sub>  | Thermal Resistance (Junction-to-Case)             | 2S2P (Note 4)       | QFN-52           | 21                             | °C/W         |
| T <sub>sol</sub> | Wave Solder Pb-Free                               |                     |                  | 265                            | °C           |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

3. JEDEC standard 51–6, multilayer board – 2S2P (2 signal, 2 power).

4. JEDEC standard multilayer board – 2S2P (2 signal, 2 power) with 8 filled thermal vias under exposed pad.

Table 4. DC CHARACTERISTICS ( $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$ ,  $T_A = -40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$  Note 5)

| Symbol           | Characteristic                                                    | Min                   | Тур  | Max                    | Unit |
|------------------|-------------------------------------------------------------------|-----------------------|------|------------------------|------|
| I <sub>GND</sub> | GND Supply Current (All Outputs Loaded)                           |                       | 120  | 150                    | mA   |
| I <sub>CC</sub>  | Power Supply Current (All Outputs Loaded)                         |                       | 440  | 500                    | mA   |
| I <sub>IH</sub>  | Input HIGH Current                                                |                       | 2.0  | 150                    | μΑ   |
| I <sub>IL</sub>  | Input LOW Current                                                 | -150                  | -2.0 |                        | μΑ   |
| R <sub>TIN</sub> | Internal Input Termination Resistor                               | 45                    | 50   | 55                     | Ω    |
| DIFFERE          | NTIAL INPUT DRIVEN SINGLE – ENDED (See Figures 4 and 5)           |                       |      |                        |      |
| V <sub>th</sub>  | Input Threshold Reference Voltage Range (Note 6)                  | 350                   |      | V <sub>CC</sub> - 1000 | mV   |
| V <sub>IH</sub>  | Single-Ended Input HIGH Voltage                                   | V <sub>th</sub> + 150 |      | V <sub>CC</sub>        | mV   |
| V <sub>IL</sub>  | Single-Ended Input LOW Voltage                                    | GND                   |      | V <sub>th</sub> – 150  | mV   |
| DIFFERE          | NTIAL INPUTS DRIVEN DIFFERENTIALLY (Figures 7, 8 and 9)           | •                     | -    | -                      |      |
| $V_{IHD}$        | Differential Input HIGH Voltage                                   | 425                   |      | V <sub>CC</sub> - 850  | mV   |
| V <sub>ILD</sub> | Differential Input LOW Voltage                                    | GND                   |      | V <sub>CC</sub> – 1000 | mV   |
|                  | Differential Input Voltage (V <sub>IHD</sub> – V <sub>ILD</sub> ) | 150                   |      | V <sub>CC</sub> - 850  | mV   |
| V <sub>ID</sub>  | Dillerential input voltage (VIHD - VILD)                          |                       |      | 1                      |      |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

600

-150

740

900

150

mV

mV

 $V_{OH}$ 

 $V_{\mathsf{OL}}$ 

Output HIGH Voltage

Output LOW Voltage

<sup>5.</sup> Measurements taken with with outputs loaded 50  $\Omega$  to GND. Connect a 475  $\Omega$  resister from IREF (Pin 1) to GND. See Figure 6.

<sup>6.</sup>  $V_{th}$  is applied to the complementary input when operating in single ended mode per Figure 4.

Table 5. AC CHARACTERISTICS  $V_{CC} = 3.0 \text{ V}$  to 3.6 V, GND = 0 V;  $-40^{\circ}$ C to  $+85^{\circ}$ C (Note 7)

| Symbol                                   | Characteristic                                                                                    | Min | Тур | Max                      | Unit |
|------------------------------------------|---------------------------------------------------------------------------------------------------|-----|-----|--------------------------|------|
| V <sub>OUTPP</sub>                       | Output Voltage Amplitude (@ V <sub>INPPmin</sub> ) f <sub>in</sub> ≤ 400 MHz                      |     | 725 | 1000                     | mV   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub>   | Propagation Delay (See Figure 3a) CLK/CLK to Qx/Qx                                                | 550 | 800 | 950                      | ps   |
| Δt <sub>PLH</sub> ,<br>Δt <sub>PHL</sub> | Propagation Delay Variations Per Each Diff Pair (Note 8) (See Figure 3a) CLK/CLK to Qx/Qx         |     |     | 100                      | ps   |
| t <sub>SKEW</sub>                        | Duty Cycle Skew (Note 9) Within -Device Skew Device to Device Skew (Note 10)                      |     |     | 20<br>100<br>150         | ps   |
| ţлт                                      | Additive RMS Phase Jitter (Note 11) Fin = 100 MHz                                                 |     | 0.1 |                          | ps   |
| V <sub>INPP</sub>                        | Input Voltage Swing/Sensitivity (Differential Configuration)                                      | 150 |     | V <sub>CC</sub> -<br>850 | mV   |
| V <sub>CROSS</sub>                       | Absolute Crossing Magnitude Voltage (See Figure 3c)                                               | 250 |     | 550                      | mV   |
| $\Delta V_{CROSS}$                       | Variation in Magnitude of V <sub>CROSS</sub> (See Figure 3c)                                      |     |     | 150                      | mV   |
| t <sub>r</sub> , t <sub>f</sub>          | Absolute Magnitude in Output Risetime and Falltime (from 175 mV to 525 mV) (See Figure 3b) Qx, Qx | 100 | 340 | 700                      | ps   |
| Δtr, Δtf                                 | Variation in Magnitude of Risetime and Falltime (Single-Ended) (See Figure 3b) Qx, Qx             |     |     | 125                      | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

<sup>7.</sup> Measured by forcing V<sub>INPP</sub> (MIN) from a 50% duty cycle clock source. Connect a 475 Ω resister from IREF (Pin 1) to GND. All outputs loaded 50  $\Omega$  to GND per Figure 6.

<sup>8.</sup> Measured from the input pair crosspoint to each single output pair crosspoint across temp and voltage ranges per Figure 3.
9. Duty cycle skew is measured between differential outputs using the deviations of the sum of Tpw- and Tpw+.

<sup>10.</sup> Skew is measured between outputs under identical conditions @ 50 MHz.

<sup>11.</sup> Phase noise integrated from 12 kHz to 20 MHz



(a) Propagation Delay and Propagation Delay Variation

(b) tr, tf and  $\Delta$ tr,  $\Delta$ tf



Figure 3. AC Reference Measurement



Figure 4. Single-Ended Interconnect V<sub>th</sub>
Reference Voltage

Figure 5. V<sub>th</sub> Diagram



- A. Connect 475  $\Omega$  resistor RREF from IREF pin to GND.
- $\textbf{B}.~R_{S1},~R_{S2}.~0~\Omega$  for Test and Evaluation. Select to Minimizing Ringing.
- C. C<sub>L1</sub>, C<sub>L2</sub>: Receiver Input Simulation (for test only not added to application circuit.
- $\textbf{D}.~R_{L1},\,R_{L2}$  Termination and Load Resistors Located at Receiver Inputs.

Figure 6. Typical Termination Configuration for Output Driver and Device Evaluation



\*RTIN, Internal Input Termination Resistor

Figure 7. LVPECL Interface



\*RTIN, Internal Input Termination Resistor

Figure 8. LVDS Interface





\*RTIN, Internal Input Termination Resistor

\*RTIN, Internal Input Termination Resistor

Figure 9. Standard 50  $\Omega$  Load HCSL Interface

Figure 10. LVCMOS/LVTTL Interface



Figure 11. HCSL Interface Termination to LVDS



Figure 12. Simplified HCSL Output Structure

#### **ORDERING INFORMATION**

| Device        | Package             | Shipping <sup>†</sup> |
|---------------|---------------------|-----------------------|
| NB3N121KMNG   | QFN-52<br>(Pb-Free) | 260 Units / Tray      |
| NB3N121KMNR2G | QFN-52<br>(Pb-Free) | 2000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS

## **QFN52 8x8, 0.5P** CASE 485M-01 ISSUE C



ON Semiconductor and a registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights or the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Mounting Techniques Reference Manual, SOLDERRM/D.

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative